## EE 231 - Homework Chapter 2

2.6 Use the Venn diagram to prove that

$$
(x 1+x 2+x 3) \cdot(x 1+x 2+\overline{x 3})=x 1+x 2
$$

2.8 Draw a timing diagram for circuit in Figure 2.19a. Show the waveforms that can be observed on all wires in the circuit.
2.10 Use algebraic manipulation to show that the three input variables $\mathrm{x} 1, \mathrm{x} 2$, and x 3

$$
\sum m(1,2,3,4,5,6,7)=x 1+x 2+x 3
$$

2.11 Use algebraic manipulation to show that the three input variables $\mathrm{x} 1, \mathrm{x} 2$, and x 3

$$
\prod M(0,1,2,3,4,5,6)=x 1 \times 2 x 3
$$

2.30 Design the simplest circuit that has four inputs, $\mathrm{x} 1, \mathrm{x} 2$, x 3 , and x 4 , which produces an output value of 1 whenever three or more of the input variables have the value 1 ; otherwise, the output has to be 0 .
2.39 Implement the circuit in Figure 2.33 using NAND and NOR gates.
2.46 Write Verilog code to implement the circuit in Figure 2.27a using the gate level primitives.
2.49 Write Verilog code to implement the function $\mathrm{f}(\mathrm{x} 1, \mathrm{x} 2, \mathrm{x} 3)=\sum m(0,1,3,4,5,6)$ using the continuous assignment.

$$
f=\overline{x 2}+\overline{x 1} x 3+x 1 \overline{x 3}
$$

