Multiplexed External Bus Interface (MEBI) Module V3

Block User Guide
## Revision History

<table>
<thead>
<tr>
<th>Version Number</th>
<th>Revision Date</th>
<th>Effective Date</th>
<th>Author</th>
<th>Description of Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.00</td>
<td>2/5/2003</td>
<td>2/5/2003</td>
<td>John Langan</td>
<td>Original release</td>
</tr>
</tbody>
</table>
# Table of Contents

## Section 1 Introduction

1.1 Overview .................................................. 6  
1.2 Features .................................................. 6  
1.3 Modes of Operation ........................................ 6  

## Section 2 External Signal Description

2.1 Overview .................................................. 9  
2.2 Detailed Signal Descriptions ................................ 11  

## Section 3 Memory Map/Register Definition

3.1 Register Descriptions ...................................... 14  
3.1.1 Port A Data Register (PORTA) ......................... 14  
3.1.2 Port B Data Register (PORTB) ......................... 15  
3.1.3 Data Direction Register A (DDRA) ..................... 15  
3.1.4 Data Direction Register B (DDRB) ..................... 16  
3.1.5 Reserved Registers ...................................... 17  
3.1.6 Port E Data Register (PORTE) ......................... 17  
3.1.7 Data Direction Register E (DDRE) ..................... 18  
3.1.8 Port E Assignment Register (PEAR) .................... 19  
3.1.9 MODE Register (MODE) .................................. 21  
3.1.10 Pull-Up Control Register (PUCR) ...................... 24  
3.1.11 Reduced Drive Register (RDRIV) ....................... 25  
3.1.12 External Bus Interface Control Register (EBICTL) .... 26  
3.1.13 Reserved Register ...................................... 27  
3.1.14 IRQ Control Register (IRQCR) ......................... 27  
3.1.15 Port K Data Register (PORTK) ....................... 28  
3.1.16 Port K Data Direction Register (DDRK) .............. 29  

## Section 4 Functional Description

4.1 External Bus Control ...................................... 31  
4.1.1 Detecting Access Type from External Signals .......... 31  
4.1.2 Stretched Bus Cycles .................................... 32  
4.2 External Data Bus Interface ................................ 32  
4.2.1 Internal Visibility ...................................... 32
4.2.2 Secure Mode .......................................................... 32
4.3 Control ................................................................. 33
4.3.1 Low-Power Options ............................................... 33
4.3.1.1 Run Mode ....................................................... 33
4.3.1.2 Wait Mode ..................................................... 33
4.3.1.3 Stop Mode ..................................................... 33
4.4 Registers ............................................................... 33

List of Figures

Figure 1-1 MEBI Block Diagram ........................................ 5
Figure 3-1 MEBI Register Map Summary ............................... 13
Figure 3-2 Port A Data Register (PORTA) ............................. 14
Figure 3-3 Port B Data Register (PORTB) ............................. 15
Figure 3-4 Data Direction Register A (DDRA) ......................... 15
Figure 3-5 Data Direction Register B (DDRB) ......................... 16
Figure 3-6 Reserved Registers ........................................... 17
Figure 3-7 Port E Data Register (PORTE) ............................. 17
Figure 3-8 Data Direction Register E (DDRE) ......................... 18
Figure 3-9 Port E Assignment Register (PEAR) ...................... 19
Figure 3-10 MODE Register (MODE) .................................... 21
Figure 3-11 Pullup Control Register (PUCR) .......................... 24
Figure 3-12 Reduced Drive Register (RDRIV) ......................... 25
Figure 3-13 External Bus Interface Control Register (EBICTL) .... 26
Figure 3-14 Reserved Register ........................................... 27
Figure 3-15 IRQ Control Register (IRQCR) ............................ 27
Figure 3-16 Port K Data Register (PORTK) ........................... 28
Figure 3-17 Port K Data Direction Register (DDRK) ................ 29

List of Tables

Table 2-1 External System Pins Associated With MEBI ............. 9
Table 3-1 MODC, MODB, and MODA Write Capability ............... 22
Table 3-2 Mode Select and State of Mode Bits ....................... 23
Table 4-1 Access Type vs. Bus Control Pins ........................... 31
Section 1  Introduction

This section describes the functionality of the Multiplexed External Bus Interface (MEBI) sub-block of the S12 Core Platform. The functionality of the module is closely coupled with the S12 CPU and the Memory Map Controller (MMC) sub-blocks.

Figure 1-1 is a block diagram of the MEBI. In Figure 1-1, the signals on the right hand side represent pins that are accessible externally. On some chips, these may not all be bonded out.
1.1 Overview

The MEBI sub-block of the Core serves to provide access and/or visibility to internal Core data manipulation operations including timing reference information at the external boundary of the Core and/or system. Depending upon the system operating mode and the state of bits within the control registers of the MEBI, the internal 16-bit read and write data operations will be represented in 8-bit or 16-bit accesses externally. Using control information from other blocks within the system, the MEBI will determine the appropriate type of data access to be generated.

1.2 Features

The block name includes these distinctive features:

- External bus controller with four 8-bit Ports A, B, E, and K
- Data and data direction registers for Ports A, B, E, and K when used as general-purpose I/O
- Control register to enable/disable alternate functions on Ports E and K
- Mode control register
- Control register to enable/disable pull-ups on Ports A, B, E, and K
- Control register to enable/disable reduced output drive on Ports A, B, E, and K
- Control register to configure external clock behavior
- Control register to configure IRQ pin operation
- Logic to capture and synchronize external interrupt pin inputs

1.3 Modes of Operation

- Normal Expanded Wide Mode
  Ports A and B are configured as a 16-bit multiplexed address and data bus and Port E provides bus control and status signals. This mode allows 16-bit external memory and peripheral devices to be interfaced to the system.

- Normal Expanded Narrow Mode
  Ports A and B are configured as a 16-bit address bus and Port A is multiplexed with 8-bit data. Port E provides bus control and status signals. This mode allows 8-bit external memory and peripheral devices to be interfaced to the system.

- Normal Single-Chip Mode
  There is no external expansion bus in this mode. The processor program is executed from internal memory. Ports A, B, K, and most of E are available as general-purpose I/O.
• Special Single-Chip Mode

This mode is generally used for debugging single-chip operation, boot-strapping, or security related operations. The active background mode is in control of CPU execution and BDM firmware is waiting for additional serial commands through the BKGD pin. There is no external expansion bus after reset in this mode.

• Emulation Expanded Wide Mode

Developers use this mode for emulation systems in which the users target application is Normal Expanded Wide Mode.

• Emulation Expanded Narrow Mode

Developers use this mode for emulation systems in which the users target application is Normal Expanded Narrow Mode.

• Special Test Mode

Ports A and B are configured as a 16-bit multiplexed address and data bus and Port E provides bus control and status signals. In special test mode, the write protection of many control bits is lifted so that they can be thoroughly tested without needing to go through reset.

• Special Peripheral Mode

This mode is intended for Motorola factory testing of the system. The CPU is inactive and an external (tester) bus master drives address, data, and bus control signals.
Section 2  External Signal Description

2.1 Overview

In typical implementations, the MEBI sub-block of the Core interfaces directly with external system pins. Some pins may not be bonded out in all implementations.

Table 2-1 outlines the pin names and functions and gives a brief description of their operation. Reset state of these pins and associated pull-ups or pull-downs is dependent on the mode of operation and on the integration of this block at the chip level (chip dependent).

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BKGD/MODC/</td>
<td>MODC</td>
<td>At the rising edge on RESET, the state of this pin is registered into the</td>
</tr>
<tr>
<td>TAGHI</td>
<td></td>
<td>MODC bit to set the mode. (This pin always has an internal pullup.)</td>
</tr>
<tr>
<td>BKGD</td>
<td></td>
<td>Pseudo open-drain communication pin for the single-wire background debug</td>
</tr>
<tr>
<td></td>
<td></td>
<td>mode. There is an internal pull-up resistor on this pin.</td>
</tr>
<tr>
<td>TAGHI</td>
<td></td>
<td>When instruction tagging is on, a zero at the falling edge of E tags the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>high half of the instruction word being read into the instruction queue.</td>
</tr>
<tr>
<td>PA7–PA0</td>
<td></td>
<td>General-purpose I/O pins, see PORTA and DDRA registers.</td>
</tr>
<tr>
<td>A15–A8</td>
<td></td>
<td>High-order address lines multiplexed during ECLK low. Outputs except in</td>
</tr>
<tr>
<td></td>
<td></td>
<td>special peripheral mode where they are inputs from an external tester system.</td>
</tr>
<tr>
<td>D15–D8</td>
<td></td>
<td>High-order bidirectional data lines multiplexed during ECLK high in</td>
</tr>
<tr>
<td></td>
<td></td>
<td>expanded wide modes, special peripheral mode, and visible internal</td>
</tr>
<tr>
<td></td>
<td></td>
<td>accesses (IVIS = 1) in emulation expanded narrow mode. Direction of</td>
</tr>
<tr>
<td></td>
<td></td>
<td>data transfer is generally indicated by R/W.</td>
</tr>
<tr>
<td>D15/D7</td>
<td></td>
<td>Alternate high-order and low-order bytes of the bidirectional data lines</td>
</tr>
<tr>
<td>thru D8/D0</td>
<td></td>
<td>multiplexed during ECLK high in expanded narrow modes and narrow accesses</td>
</tr>
<tr>
<td></td>
<td></td>
<td>in wide modes. Direction of data transfer is generally indicated by R/W.</td>
</tr>
<tr>
<td>PB7–PB0</td>
<td></td>
<td>General-purpose I/O pins, see PORTB and DDRB registers.</td>
</tr>
<tr>
<td>A7–A0</td>
<td></td>
<td>Low-order address lines multiplexed during ECLK low. Outputs except in</td>
</tr>
<tr>
<td></td>
<td></td>
<td>special peripheral mode where they are inputs from an external tester</td>
</tr>
<tr>
<td></td>
<td></td>
<td>system.</td>
</tr>
<tr>
<td>D7–D0</td>
<td></td>
<td>Low-order bidirectional data lines multiplexed during ECLK high in</td>
</tr>
<tr>
<td></td>
<td></td>
<td>expanded wide modes, special peripheral mode, and visible internal</td>
</tr>
<tr>
<td></td>
<td></td>
<td>accesses (with IVIS = 1) in emulation expanded narrow mode. Direction of</td>
</tr>
<tr>
<td></td>
<td></td>
<td>data transfer is generally indicated by R/W.</td>
</tr>
<tr>
<td>PE7/NOACC</td>
<td>PE7</td>
<td>General-purpose I/O pin, see PORTE and DDRE registers.</td>
</tr>
<tr>
<td></td>
<td>NOACC</td>
<td>CPU No Access output. Indicates whether the current cycle is a free cycle.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Only available in expanded modes.</td>
</tr>
</tbody>
</table>
### Table 2-1 External System Pins Associated With MEBI (Sheet 2 of 3)

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PE6/IPIPE1/</td>
<td>MODB</td>
<td>At the rising edge of <strong>RESET</strong>, the state of this pin is registered into the MODB bit to set the mode.</td>
</tr>
<tr>
<td>MODB/CLKTO</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PE5/IPIPE0/MODA</td>
<td>MODA</td>
<td>At the rising edge on <strong>RESET</strong>, the state of this pin is registered into the MODA bit to set the mode.</td>
</tr>
<tr>
<td>PE5</td>
<td>General-purpose I/O pin, see PORTE and DDRE registers.</td>
<td></td>
</tr>
<tr>
<td>IPIPE0</td>
<td>Instruction pipe status bit 0, enabled by PIPOE bit in PEAR.</td>
<td></td>
</tr>
<tr>
<td>PE4/ECLK</td>
<td>PE4</td>
<td>General-purpose I/O pin, see PORTE and DDRE registers.</td>
</tr>
<tr>
<td>ECLK</td>
<td>Bus timing reference clock, can operate as a free-running clock at the system clock rate or to produce one low-high clock per visible access, with the high period stretched for slow accesses. ECLK is controlled by the NECLK bit in PEAR, the IVIS bit in MODE, and the ESTR bit in EBICTL.</td>
<td></td>
</tr>
<tr>
<td>PE3/LSTRB/</td>
<td>PE3</td>
<td>General-purpose I/O pin, see PORTE and DDRE registers.</td>
</tr>
<tr>
<td>TAGLO</td>
<td>Low strobe bar, zero indicates valid data on D7–D0.</td>
<td></td>
</tr>
<tr>
<td>PE2/R/W</td>
<td>PE2</td>
<td>General-purpose I/O pin, see PORTE and DDRE registers.</td>
</tr>
<tr>
<td>R/W</td>
<td>Read/write, indicates the direction of internal data transfers. This is an output except in special peripheral mode where it is an input.</td>
<td></td>
</tr>
<tr>
<td>PE1/IRQ</td>
<td>PE1</td>
<td>General-purpose input-only pin, can be read even if <strong>IRQ</strong> enabled.</td>
</tr>
<tr>
<td>IRQ</td>
<td>Maskable interrupt request, can be level sensitive or edge sensitive.</td>
<td></td>
</tr>
<tr>
<td>PE0/XIRQ</td>
<td>PE0</td>
<td>General-purpose input-only pin.</td>
</tr>
<tr>
<td>XIRQ</td>
<td>Non-maskable interrupt input.</td>
<td></td>
</tr>
<tr>
<td>PK7/ECS</td>
<td>PK7</td>
<td>General-purpose I/O pin, see PORTK and DDRK registers.</td>
</tr>
<tr>
<td>ECS</td>
<td>Emulation chip select</td>
<td></td>
</tr>
<tr>
<td>PK6/XCS</td>
<td>PK6</td>
<td>General-purpose I/O pin, see PORTK and DDRK registers.</td>
</tr>
<tr>
<td>XCS</td>
<td>External data chip select</td>
<td></td>
</tr>
</tbody>
</table>
2.2 Detailed Signal Descriptions

Detailed descriptions of these pins can be found in the device specification for the particular chip being used.

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PK5/X19 thru</td>
<td>PK5–PK0</td>
<td>General-purpose I/O pins, see PORTK and DDRK registers.</td>
</tr>
<tr>
<td>PK0/X14</td>
<td>X19–X14</td>
<td>Memory expansion addresses</td>
</tr>
</tbody>
</table>

Table 2-1 External System Pins Associated With MEBI (Sheet 3 of 3)
Section 3  Memory Map/Register Definition

A summary of the registers associated with the MEBI sub-block is shown in Figure 3-1. Detailed descriptions of the registers and bits are given in the subsections that follow. On most chips the registers are mappable. Therefore, the upper bits may not be all zeros as shown in the table and descriptions.

![MEBI Register Map Summary](image)

Figure 3-1  MEBI Register Map Summary
3.1 Register Descriptions

3.1.1 Port A Data Register (PORTA)

Address: Base + $00

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write:</td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>Reset:</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Single Chip:</td>
<td>PA7</td>
<td>PA6</td>
<td>PA5</td>
<td>PA4</td>
<td>PA3</td>
<td>PA2</td>
<td>PA1</td>
</tr>
</tbody>
</table>

Expanded Wide, Emulation Narrow with IVIS, and Peripheral:

AB/DB15  AB/DB14  AB/DB13  AB/DB12  AB/DB11  AB/DB10  AB/DB9  AB/DB8

Expanded Narrow:

AB15 and DB15/DB7  AB14 and DB14/DB6  AB13 and DB13/DB5  AB12 and DB12/DB4  AB11 and DB11/DB3  AB10 and DB10/DB2  AB9 and DB9/DB1  AB8 and DB8/DB0

Figure 3-2 Port A Data Register (PORTA)

Read: anytime when register is in the map

Write: anytime when register is in the map

Port A bits 7 through 0 are associated with address lines A15 through A8 respectively and data lines D15/D7 through D8/D0 respectively. When this port is not used for external addresses such as in single-chip mode, these pins can be used as general-purpose I/O. Data Direction Register A (DDRA) determines the primary direction of each pin. DDRA also determines the source of data for a read of PORTA.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.

**NOTE:** To ensure that you read the value present on the PORTA pins, always wait at least one cycle after writing to the DDRA register before reading from the PORTA register.
3.1.2 Port B Data Register (PORTB)

Address: Base + $01

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>BIT 0</th>
</tr>
</thead>
</table>

Read: Bit 7 6 5 4 3 2 1 Bit 0
Write: — — — — — — — — —
Reset: — — — — — — — — —

Single Chip: PB7 PB6 PB5 PB4 PB3 PB2 PB1 PB0
Expanded Wide, Emulation Narrow with IVIS, and Peripheral: AB/DB7 AB/DB6 AB/DB5 AB/DB4 AB/DB3 AB/DB2 AB/DB1 AB/DB0
Expanded Narrow: AB7 AB6 AB5 AB4 AB3 AB2 AB1 AB0

**Figure 3-3 Port B Data Register (PORTB)**

Read: anytime when register is in the map
Write: anytime when register is in the map

Port B bits 7 through 0 are associated with address lines A7 through A0 respectively and data lines D7 through D0 respectively. When this port is not used for external addresses, such as in single-chip mode, these pins can be used as general-purpose I/O. Data Direction Register B (DDRB) determines the primary direction of each pin. DDRB also determines the source of data for a read of PORTB.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.

**NOTE:** To ensure that you read the value present on the PORTB pins, always wait at least one cycle after writing to the DDRB register before reading from the PORTB register.

3.1.3 Data Direction Register A (DDRA)

Address: Base + $02

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>BIT 0</th>
</tr>
</thead>
</table>

Read: Bit 7 6 5 4 3 2 1 Bit 0
Write: — — — — — — — — —
Reset: 0 0 0 0 0 0 0 0

**Figure 3-4 Data Direction Register A (DDRA)**

Read: anytime when register is in the map
Write: anytime when register is in the map
This register controls the data direction for Port A. When Port A is operating as a general-purpose I/O port, DDRA determines the primary direction for each Port A pin. A “1” causes the associated port pin to be an output and a “0” causes the associated pin to be a high-impedance input. The value in a DDR bit also affects the source of data for reads of the corresponding PORTA register. If the DDR bit is zero (input) the buffered pin input state is read. If the DDR bit is one (output) the associated port data register bit state is read.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. It is reset to $00 so the DDR does not override the three-state control signals.

DDRA7–DDRA0 — Data Direction Port A

1 = Configure the corresponding I/O pin as an output
0 = Configure the corresponding I/O pin as an input

3.1.4 Data Direction Register B (DDRB)

Read: anytime when register is in the map
Write: anytime when register is in the map

This register controls the data direction for Port B. When Port B is operating as a general-purpose I/O port, DDRB determines the primary direction for each Port B pin. A “1” causes the associated port pin to be an output and a “0” causes the associated pin to be a high-impedance input. The value in a DDR bit also affects the source of data for reads of the corresponding PORTB register. If the DDR bit is zero (input) the buffered pin input state is read. If the DDR bit is one (output) the associated port data register bit state is read.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. It is reset to $00 so the DDR does not override the three-state control signals.

DDRB7–DDRB0 — Data Direction Port B

1 = Configure the corresponding I/O pin as an output
0 = Configure the corresponding I/O pin as an input
3.1.5 Reserved Registers

These register locations are not used (reserved). All unused registers and bits in this block return logic zeros when read. Writes to these registers have no effect.

These registers are not in the on-chip map in special peripheral mode.

3.1.6 Port E Data Register (PORTE)

Read: anytime when register is in the map

Write: anytime when register is in the map

Port E is associated with external bus control signals and interrupt inputs. These include mode select (MODE/IPIPE1, MODA/IPIPE0), E clock, size (LSTRB/TAGLO), read/write (R/W), IRQ, and XIRQ. When not used for one of these specific functions, Port E pins 7–2 can be used as general-purpose I/O and pins 1–0 can be used as general-purpose input. The Port E Assignment Register (PEAR) selects the function of each pin and DDRE determines whether each pin is an input or output when it is configured to be general-purpose I/O. DDRE also determines the source of data for a read of PORTE.

Some of these pins have software selectable pull-ups (PE7, ECLK, LSTRB, R/W, IRQ, and XIRQ). A single control bit enables the pull-ups for all of these pins when they are configured as inputs.
This register is not in the on-chip map in special peripheral mode or in expanded modes when the EME bit is set. Therefore, these accesses will be echoed externally.

**NOTE:** It is unwise to write PORTE and DDRE as a word access. If you are changing Port E pins from being inputs to outputs, the data may have extra transitions during the write. It is best to initialize PORTE before enabling as outputs.

**NOTE:** To ensure that you read the value present on the PORTE pins, always wait at least one cycle after writing to the DDRE register before reading from the PORTE register.

### 3.1.7 Data Direction Register E (DDRE)

Data Direction Register E is associated with Port E. For bits in Port E that are configured as general-purpose I/O lines, DDRE determines the primary direction of each of these pins. A “1” causes the associated bit to be an output and a “0” causes the associated bit to be an input. Port E bit 1 (associated with \( \text{IRQ} \)) and bit 0 (associated with \( \text{XIRQ} \)) cannot be configured as outputs. Port E, bits 1 and 0, can be read regardless of whether the alternate interrupt function is enabled. The value in a DDR bit also affects the source of data for reads of the corresponding PORTE register. If the DDR bit is zero (input) the buffered pin input state is read. If the DDR bit is one (output) the associated port data register bit state is read.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. Also, it is not in the map in expanded modes while the EME control bit is set.

DDRE7–DDRE2 — Data Direction Port E

1 = Configure the corresponding I/O pin as an output
0 = Configure the corresponding I/O pin as an input

**NOTE:** It is unwise to write PORTE and DDRE as a word access. If you are changing Port E pins from inputs to outputs, the data may have extra transitions during the write. It is best to initialize PORTE before enabling as outputs.
3.1.8 Port E Assignment Register (PEAR)

Address: Base + $0A

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>NOACCE</td>
<td>PIPOE</td>
<td>NECLK</td>
<td>LSTRE</td>
<td>RDWE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 Special Chip
Reset: 0 0 1 0 1 1 0 0 Special Test
Reset: 0 0 0 0 0 0 0 0 Peripheral
Reset: 1 0 1 0 1 1 0 0 Emulation Expanded Narrow
Reset: 1 0 1 0 1 1 0 0 Emulation Expanded Wide
Reset: 0 0 0 0 0 0 0 0 Normal Single Chip
Reset: 0 0 0 0 0 0 0 0 Normal Expanded Narrow
Reset: 0 0 0 0 0 0 0 0 Normal Expanded Wide

= Unimplemented

Figure 3-9 Port E Assignment Register (PEAR)

Read: anytime (provided this register is in the map).

Write: each bit has specific write conditions. Please refer to the descriptions of each bit on the following pages.

Port E serves as general-purpose I/O or as system and bus control signals. The PEAR register is used to choose between the general-purpose I/O function and the alternate control functions. When an alternate control function is selected, the associated DDRE bits are overridden.

The reset condition of this register depends on the mode of operation because bus control signals are needed immediately after reset in some modes. In normal single-chip mode, no external bus control signals are needed so all of Port E is configured for general-purpose I/O. In normal expanded modes, only the E clock is configured for its alternate bus control function and the other bits of Port E are configured for general-purpose I/O. As the reset vector is located in external memory, the E clock is required for this access. R/W is only needed by the system when there are external writable resources. If the normal expanded system needs any other bus control signals, PEAR would need to be written before any access that needed the additional signals. In special test and emulation modes, IPIPE1, IPIPE0, E, LSTRB, and R/W are configured out of reset as bus control signals.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.
NOACCE — CPU No Access Output Enable

- Normal: write once
- Emulation: write never
- Special: write anytime
  - 1 = The associated pin (Port E, bit 7) is output and indicates whether the cycle is a CPU free cycle.
  - 0 = The associated pin (Port E, bit 7) is general-purpose I/O.

This bit has no effect in single-chip or special peripheral modes.

PIPOE — Pipe Status Signal Output Enable

- Normal: write once
- Emulation: write never
- Special: write anytime
  - 1 = The associated pins (Port E, bits 6:5) are outputs and indicate the state of the instruction queue
  - 0 = The associated pins (Port E, bits 6:5) are general-purpose I/O.

This bit has no effect in single-chip or special peripheral modes.

NECLK — No External E Clock

- Normal and Special: write anytime
- Emulation: write never
  - 1 = The associated pin (Port E, bit 4) is a general-purpose I/O pin.
  - 0 = The associated pin (Port E, bit 4) is the external E clock pin. External E clock is free-running if ESTR = 0

External E clock is available as an output in all modes.

LSTRE — Low Strobe (LSTRB) Enable

- Normal: write once
- Emulation: write never
- Special: write anytime
  - 1 = The associated pin (Port E, bit 3) is configured as the LSTRB bus control output. If BDM tagging is enabled, TAGLO is multiplexed in on the rising edge of ECLK and LSTRB is driven out on the falling edge of ECLK.
  - 0 = The associated pin (Port E, bit 3) is a general-purpose I/O pin.

This bit has no effect in single-chip, peripheral, or normal expanded narrow modes.

**NOTE:** LSTRB is used during external writes. After reset in normal expanded mode, LSTRB is disabled to provide an extra I/O pin. If LSTRB is needed, it should be enabled before any external writes. External reads do not normally need LSTRB because all 16 data bits can be driven even if the system only needs 8 bits of data.
RDWE — Read/Write Enable

Normal: write once  
Emulation: write never  
Special: write anytime

1 = The associated pin (Port E, bit 2) is configured as the R/W pin  
0 = The associated pin (Port E, bit 2) is a general-purpose I/O pin.

This bit has no effect in single-chip or special peripheral modes.

**NOTE:**  *R/W is used for external writes. After reset in normal expanded mode, R/W is disabled to provide an extra I/O pin. If R/W is needed it should be enabled before any external writes.*

### 3.1.9 MODE Register (MODE)

**Address:** Base + $0B

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Read:</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MODC</td>
<td>MODB</td>
<td>MODA</td>
<td>0</td>
<td>IVIS</td>
<td>0</td>
<td>EMK</td>
<td>EME</td>
</tr>
<tr>
<td><strong>Write:</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Reset:</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

= Unimplemented

**Figure 3-10 MODE Register (MODE)**

Read: anytime (provided this register is in the map).

Write: each bit has specific write conditions. Please refer to the descriptions of each bit on the following pages.

The MODE register is used to establish the operating mode and other miscellaneous functions (i.e., internal visibility and emulation of Port E and K).
In special peripheral mode, this register is not accessible but it is reset as shown to system configuration features. Changes to bits in the MODE register are delayed one cycle after the write.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.

**MODC, MODB, and MODA — Mode Select Bits**

These bits indicate the current operating mode.

- If MODA = 1, then MODC, MODB, and MODA are write never.
- If MODC = MODA = 0, then MODC, MODB, and MODA are writable with the exception that you cannot change to or from special peripheral mode.
- If MODC = 1, MODB = 0, and MODA = 0, then MODC is write never. MODB and MODA are write once, except that you cannot change to special peripheral mode. From normal single-chip, only normal expanded narrow and normal expanded wide modes are available.

### Table 3-1 MODC, MODB, and MODA Write Capability

<table>
<thead>
<tr>
<th>MODC</th>
<th>MODB</th>
<th>MODA</th>
<th>Mode</th>
<th>MODx Write Capability</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Special Single Chip</td>
<td>MODC, MODB, and MODA write anytime but not to 110(2)</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Emulation Narrow</td>
<td>No write</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Special Test</td>
<td>MODC, MODB, and MODA write anytime but not to 110(2)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Emulation Wide</td>
<td>No write</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Normal Single Chip</td>
<td>MODC write never, MODB and MODA write once but not to 110</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Normal Expanded Narrow</td>
<td>No write</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Special Peripheral</td>
<td>No write</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Normal Expanded Wide</td>
<td>No write</td>
</tr>
</tbody>
</table>

**NOTES:**
1. No writes to the MOD bits are allowed while operating in a SECURE mode. For more details, refer to the device user guide.
2. If you are in a special single-chip or special test mode and you write to this register, changing to normal single-chip mode, then one allowed write to this register remains. If you write to normal expanded or emulation mode, then no writes remain.
Table 3-2 Mode Select and State of Mode Bits

<table>
<thead>
<tr>
<th>Input BKGD and Bit MODC</th>
<th>Input and Bit MODB</th>
<th>Input and Bit MODA</th>
<th>Mode Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>Special Single Chip, BDM allowed and ACTIVE. BDM is “allowed” in all other modes but a serial command is required to make BDM “active”.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Emulation Expanded Narrow, BDM allowed</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Special Test (Expanded Wide), BDM allowed</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Emulation Expanded Wide, BDM allowed</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Normal Single Chip, BDM allowed</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Normal Expanded Narrow, BDM allowed</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Peripheral, BDM allowed but bus operations would cause bus conflicts (must not be used)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Normal Expanded Wide, BDM allowed</td>
</tr>
</tbody>
</table>

IVIS — Internal Visibility (for both read and write accesses)

This bit determines whether internal accesses generate a bus cycle that is visible on the external bus.

Normal: write once

Emulation: write never

Special: write anytime

1 = Internal bus operations are visible on external bus.
0 = No visibility of internal bus operations on external bus.

EMK — Emulate Port K

Normal: write once

Emulation: write never

Special: write anytime

1 = If in any expanded mode, PORTK and DDRK are removed from the memory map.
0 = PORTK and DDRK are in the memory map so Port K can be used for general-purpose I/O.

In single-chip modes, PORTK and DDRK are always in the map regardless of the state of this bit.

In special peripheral mode, PORTK and DDRK are never in the map regardless of the state of this bit.

EME — Emulate Port E

Normal and Emulation: write never

Special: write anytime

1 = If in any expanded mode or special peripheral mode, PORTE and DDRE are removed from the memory map. Removing the registers from the map allows the user to emulate the function of these registers externally.
0 = PORTE and DDRE are in the memory map so Port E can be used for general-purpose I/O.

In single-chip modes, PORTE and DDRE are always in the map regardless of the state of this bit.
3.1.10 Pull-Up Control Register (PUCR)

This register is used to select pull resistors for the pins associated with the core ports. Pull resistors are assigned on a per-port basis and apply to any pin in the corresponding port that is currently configured as an input. The polarity of these pull resistors is determined by chip integration. Please refer to the specific device User’s Guide to determine the polarity of these resistors.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.

**NOTE:** These bits have no effect when the associated pin(s) are outputs. (The pull resistors are inactive.)

PUPKE — Pull-Up Port K Enable

1 = Enable pull resistors for Port K input pins.
0 = Port K pull resistors are disabled.

PUPEE — Pull-Up Port E Enable

1 = Enable pull resistors for Port E input pins bits 7, 4–0.
0 = Port E pull resistors on bits 7, 4–0 are disabled.

**NOTE:** Bits 5 and 6 of Port E have pull resistors which are only enabled during reset.
This bit has no effect on these pins.

PUPBE — Pull-Up Port B Enable

1 = Enable pull resistors for all Port B input pins.
0 = Port B pull resistors are disabled.

PUPAE — Pull-Up Port A Enable

1 = Enable pull resistors for all Port A input pins.
0 = Port A pull resistors are disabled.

3.1.11 Reduced Drive Register (RDRIV)

This register is used to select reduced drive for the pins associated with the core ports. This gives reduced power consumption and reduced RFI with a slight increase in transition time (depending on loading). This feature would be used on ports which have a light loading. The reduced drive function is independent of which function is being used on a particular port.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.

RDPK — Reduced Drive of Port K
1 = All Port K output pins have reduced drive enabled.
0 = All Port K output pins have full drive enabled.

RDPE — Reduced Drive of Port E
1 = All Port E output pins have reduced drive enabled.
0 = All Port E output pins have full drive enabled.

RDPB — Reduced Drive of Port B
1 = All Port B output pins have reduced drive enabled.
0 = All Port B output pins have full drive enabled.

RDPA — Reduced Drive of Ports A
1 = All Port A output pins have reduced drive enabled.
0 = All Port A output pins have full drive enabled.

Figure 3-12 Reduced Drive Register (RDRIV)
3.1.12 External Bus Interface Control Register (EBICTL)

The EBICTL register is used to control miscellaneous functions (i.e., stretching of external E clock). This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.

**ESTR — E Clock Stretches**

This control bit determines whether the E clock behaves as a simple free-running clock or as a bus control signal that is active only for external bus cycles.

Normal and Emulation: write once

Special: write anytime

1 = E stretches high during stretched external accesses and remains low during non-visible internal accesses.

0 = E never stretches (always free running).

This bit has no effect in single-chip modes.

---

**Address:** Base + $0E

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ESTR</td>
</tr>
<tr>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

Peripheral

All other modes

*Figure 3-13 External Bus Interface Control Register (EBICTL)*
### 3.1.13 Reserved Register

This register location is not used (reserved). All bits in this register return logic zeros when read. Writes to this register have no effect.

This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally.

#### 3.1.14 IRQ Control Register (IRQCR)

**Address:** Base + $_0F$

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>IRQE</td>
<td>IRQEN</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write:</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

*Figure 3-14 Reserved Register*

Read: see individual bit descriptions below

Write: see individual bit descriptions below

**IRQE — IRQ Select Edge Sensitive Only**

- Special modes: read or write anytime
- Normal and Emulation modes: read anytime, write once
  - 1 = IRQ configured to respond only to falling edges. Falling edges on the IRQ pin will be detected anytime IRQE = 1 and will be cleared only upon a reset or the servicing of the IRQ interrupt.
  - 0 = IRQ configured for low level recognition.

**IRQEN — External IRQ Enable**

- Normal, Emulation, and Special modes: read or write anytime
  - 1 = External IRQ pin is connected to interrupt logic.
  - 0 = External IRQ pin is disconnected from interrupt logic.

*NOTE:* When IRQEN = 0, the edge detect latch is disabled.
3.1.15 Port K Data Register (PORTK).

Read: anytime
Write: anytime

This port is associated with the internal memory expansion emulation pins. When the port is not enabled to emulate the internal memory expansion, the port pins are used as general-purpose I/O. When Port K is operating as a general-purpose I/O port, DDRK determines the primary direction for each Port K pin. A “1” causes the associated port pin to be an output and a “0” causes the associated pin to be a high-impedance input. The value in a DDR bit also affects the source of data for reads of the corresponding PORTK register. If the DDR bit is zero (input) the buffered pin input is read. If the DDR bit is one (output) the output of the port data register is read.

This register is not in the map in peripheral or expanded modes while the EMK control bit in MODE register is set. Therefore, these accesses will be echoed externally.

When inputs, these pins can be selected to be high impedance or pulled up, based upon the state of the PUPKE bit in the PUCR register.

Bit 7 — Port K, Bit 7

This bit is used as an emulation chip select signal for the emulation of the internal memory expansion, or as general-purpose I/O, depending upon the state of the EMK bit in the MODE register. While this bit is used as a chip select, the external bit will return to its de-asserted state (V_{DD}) for approximately 1/4 cycle just after the negative edge of ECLK, unless the external access is stretched and ECLK is free-running (ESTR bit in EBICTL = 0). See the HCS12V1.5 MMC specification for additional details on when this signal will be active.

Bit 6 — Port K, Bit 6

This bit is used as an external chip select signal for most external accesses that are not selected by ECS (see the MMC specification for more details), depending upon the state the of the EMK bit in the MODE register. While this bit is used as a chip select, the external pin will return to its de-asserted state (V_{DD}) for approximately 1/4 cycle just after the negative edge of ECLK, unless the external access is stretched and ECLK is free-running (ESTR bit in EBICTL = 0).
Bits 5–0 — Port K, Bits 5–0

These six bits are used to determine which FLASH/ROM or external memory array page is being accessed. They can be viewed as expanded addresses XAB19–XAB14 of the 20-bit address used to access up to 1M byte internal FLASH/ROM or external memory array. Alternatively, these bits can be used for general-purpose I/O depending upon the state of the EMK bit in the MODE register.

### 3.1.16 Port K Data Direction Register (DDRK)

<table>
<thead>
<tr>
<th>Address: Base + $33</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7 6 5 4 3 2 1 0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Read:</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Write:</td>
<td>Bit 7</td>
<td>Bit 6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Figure 3-17 Port K Data Direction Register (DDRK)**

Read: anytime.

Write: anytime.

This register determines the primary direction for each Port K pin configured as general-purpose I/O. This register is not in the map in peripheral or expanded modes while the EMK control bit in MODE register is set. Therefore, these accesses will be echoed externally.

DDRK7–DDRK0 — Data Direction Port K Bits

1 = Associated pin is an output
0 = Associated pin is a high-impedance input

**NOTE:** It is unwise to write PORTK and DDRK as a word access. If you are changing Port K pins from inputs to outputs, the data may have extra transitions during the write. It is best to initialize PORTK before enabling as outputs.

**NOTE:** To ensure that you read the correct value from the PORTK pins, always wait at least one cycle after writing to the DDRK register before reading from the PORTK register.
Section 4  Functional Description

There are four main sub-blocks within the MEBI:
- External bus control
- External data bus interface
- Control
- Registers

4.1  External Bus Control

The external bus control generates the miscellaneous control functions (pipe signals, ECLK, LSTRB, and R/W) that will be sent external on Port E, bits 6–2. It also generates the external addresses.

4.1.1  Detecting Access Type from External Signals

The external signals LSTRB, R/W, and AB0 indicate the type of bus access that is taking place. Accesses to the internal RAM module are the only type of access that would produce LSTRB = AB0 = 1, because the internal RAM is specifically designed to allow misaligned 16-bit accesses in a single cycle. In these cases the data for the address that was accessed is on the low half of the data bus and the data for address + 1 is on the high half of the data bus. This is summarized in Table 4-1.

<table>
<thead>
<tr>
<th>LSTRB</th>
<th>AB0</th>
<th>R/W</th>
<th>Type of Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>8-bit read of an even address</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>8-bit read of an odd address</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>8-bit write of an even address</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>8-bit write of an odd address</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>16-bit read of an even address</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>16-bit read of an odd address</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>(low/high data swapped)</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>16-bit write to an even address</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>16-bit write to an odd address</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>(low/high data swapped)</td>
</tr>
</tbody>
</table>
4.1.2 Stretched Bus Cycles

In order to allow fast internal bus cycles to coexist in a system with slower external memory resources, the HCS12 supports the concept of stretched bus cycles (module timing reference clocks for timers and baud rate generators are not affected by this stretching). Control bits in the MISC register in the MMC sub-block of the Core specify the amount of stretch (0, 1, 2, or 3 periods of the internal bus-rate clock). While stretching, the CPU state machines are all held in their current state. At this point in the CPU bus cycle, write data would already be driven onto the data bus so the length of time write data is valid is extended in the case of a stretched bus cycle. Read data would not be captured by the system until the E clock falling edge. In the case of a stretched bus cycle, read data is not required until the specified setup time before the falling edge of the stretched E clock. The chip selects, and R/W signals remain valid during the period of stretching (throughout the stretched E high time).

**NOTE:** The address portion of the bus cycle is not stretched!

4.2 External Data Bus Interface

The external data bus interface block manages data transfers from/to the external pins to/from the internal read and write data buses. This block selectively couples 8-bit or 16-bit data to the internal data bus to implement a variety of data transfers including 8-bit, 16-bit, 16-bit swapped, and 8-bit external to 16-bit internal accesses. Modes, addresses, chip selects, etc. affect the type of accesses performed during each bus cycle.

4.2.1 Internal Visibility

Internal visibility is available when the system is operating in expanded wide modes, special test mode, or emulation narrow mode. It is not available in single-chip, peripheral, or normal expanded narrow modes. Internal visibility is enabled by setting the IVIS bit in the MODE register.

If an internal access is made while E, R/W, and LSTRB are configured as bus control outputs and internal visibility is off (IVIS = 0), E will remain low for the cycle, R/W will remain high, and the LSTRB pins will remain at their previous state. The address bus is not affected by the IVIS function, as address information is always driven.

When internal visibility is enabled (IVIS = 1), certain internal cycles will be blocked from going external to prevent possible corruption of external devices. Specifically, during cycles when the BDM is selected, R/W will remain high, data will maintain its previous state, and address and LSTRB pins will be updated with the internal value. During CPU no access cycles when the BDM is not driving, R/W will remain high, and address, data, and the LSTRB pins will remain at their previous state.

4.2.2 Secure Mode

When the system is operating in a secure mode, internal visibility is not available (i.e., IVIS = 1 has no effect). Also, the IPIPE signals will not be visible, regardless of operating mode. IPIPE1–IPIPE0 will display zeroes if they are enabled. In addition, the MOD bits in the MODE control register cannot be written.
4.3 Control

The control block generates the register read/write control signals and miscellaneous port control signals.

4.3.1 Low-Power Options

The MEBI does not contain any user-controlled options for reducing power consumption. The operation of the MEBI in low-power modes is discussed in the following subsections.

4.3.1.1 Run Mode

The MEBI does not contain any options for reducing power in run mode; however, the external addresses are conditioned to reduce power in single-chip modes. Expanded bus modes will increase power consumption.

4.3.1.2 Wait Mode

The MEBI does not contain any options for reducing power in wait mode.

4.3.1.3 Stop Mode

The MEBI will cease to function after execution of a CPU STOP instruction.

4.4 Registers

The register block includes the fourteen 8-bit registers and five reserved register locations associated with the MEBI sub-block.