# LF411 Low Offset, Low Drift JFET Input Operational Amplifier

# **General Description**

These devices are low cost, high speed, JFET input operational amplifiers with very low input offset voltage and guaranteed input offset voltage drift. They require low supply current yet maintain a large gain bandwidth product and fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The LF411 is pin compatible with the standard LM741 allowing designers to immediately upgrade the overall performance of existing designs.

These amplifiers may be used in applications such as high speed integrators, fast D/A converters, sample and hold circuits and many other circuits requiring low input offset voltage and drift, low input bias current, high input impedance, high slew rate and wide bandwidth.

TL/H/5655-1

## **Features**

| Internally trimmed offset voltage                   | 0.5 mV(max)             |
|-----------------------------------------------------|-------------------------|
| ■ Input offset voltage drift                        | 10 μV/°C(max)           |
| ■ Low input bias current                            | 50 pA                   |
| ■ Low input noise current                           | 0.01 pA/√ <del>Hz</del> |
| ■ Wide gain bandwidth                               | 3 MHz(min)              |
| ■ High slew rate                                    | 10V/μs(min)             |
| ■ Low supply current                                | 1.8 mA                  |
| ■ High input impedance                              | $10^{12}\Omega$         |
| ■ Low total harmonic distortion A <sub>V</sub> =10, | <0.02%                  |
| $R_L = 10k$ , $V_O = 20$ Vp-p, $BW = 20$ Hz $-20$   | ) kHz                   |
|                                                     |                         |

■ Low 1/f noise corner 50 Hz ■ Fast settling time to 0.01% 2  $\mu$ s

# **Typical Connection**

# **Ordering Information**

#### LF411XYZ

- X indicates electrical grade
- Y indicates temperature range "M" for military
  - "C" for commercial
- Z indicates package type "H" or "N"

# Connection Diagrams Metal Can Package



**Top View** 

Note: Pin 4 connected to case.

Order Number LF411ACH

or LF411MH/883\* See NS Package Number H08A

# **Simplified Schematic**



BI-FET IITM is a trademark of National Semiconductor Corporation.

### Dual-In-Line Package



Top View Order Number LF411ACN, LF411CN or LF411MJ/883\* See NS Package Number N08E or J08A

\*Available per JM38510/11904

### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 8)

 
 LF411A
 LF411

 Supply Voltage
 ± 22V
 ± 18V

 Differential Input Voltage
 ± 38V
 ± 30V

 Input Voltage Range (Note 1)
 ± 19V
 ± 15V

 Output Short Circuit
 ± 19V
 ± 15V

Duration Continuous Continuous

 Power Dissipation (Notes 2 and 9)
 670 mW
 670 mW

 T<sub>j</sub>max
 150°C
 115°C

 θ<sub>j</sub>A
 162°C/W (Still Air) (65°C/W (400 LF/min Air Flow)
 120°C/W

 $\theta_{\rm j}$ C 20°C/W

Operating Temp.

Range (Note 3) (Note 3)

Storage Temp.

Range  $-65^{\circ}\text{C} \le \text{T}_{\text{A}} \le 150^{\circ}\text{C}$   $-65^{\circ}\text{C} \le \text{T}_{\text{A}} \le 150^{\circ}\text{C}$ 

Lead Temp.

(Soldering, 10 sec.) 260°C 260°C

ESD Tolerance Rating to be determined.

# **DC Electrical Characteristics** (Note 4)

| Symbol               | Parameter                             | Conditions                                                       |                       |     | LF411A           |     |     | Units            |                |       |
|----------------------|---------------------------------------|------------------------------------------------------------------|-----------------------|-----|------------------|-----|-----|------------------|----------------|-------|
| Symbol               | Farameter                             |                                                                  |                       | Min | Тур              | Max | Min | Тур              | Max            | Units |
| V <sub>OS</sub>      | Input Offset Voltage                  | R <sub>S</sub> =10 kΩ, T <sub>A</sub> =25°C                      |                       |     | 0.3              | 0.5 |     | 0.8              | 2.0            | mV    |
| ΔV <sub>OS</sub> /ΔT | Average TC of Input<br>Offset Voltage | R <sub>S</sub> =10 kΩ (Note 5)                                   |                       |     | 7                | 10  |     | 7                | 20<br>(Note 5) | μV/°C |
| los                  | Input Offset Current                  | V <sub>S</sub> = ±15V<br>(Notes 4, 6)                            | T <sub>j</sub> =25°C  |     | 25               | 100 |     | 25               | 100            | pА    |
|                      |                                       |                                                                  | T <sub>j</sub> =70°C  |     |                  | 2   |     |                  | 2              | nA    |
|                      |                                       |                                                                  | T <sub>j</sub> =125°C |     |                  | 25  |     |                  | 25             | nA    |
| IB                   | Input Bias Current                    | V <sub>S</sub> = ±15V<br>(Notes 4, 6)                            | T <sub>j</sub> =25°C  |     | 50               | 200 |     | 50               | 200            | pА    |
|                      |                                       |                                                                  | T <sub>j</sub> =70°C  |     |                  | 4   |     |                  | 4              | nA    |
|                      |                                       |                                                                  | T <sub>j</sub> =125°C |     |                  | 50  |     |                  | 50             | nA    |
| R <sub>IN</sub>      | Input Resistance                      | T <sub>j</sub> =25°C                                             |                       |     | 10 <sup>12</sup> |     |     | 10 <sup>12</sup> |                | Ω     |
| A <sub>VOL</sub>     | Large Signal Voltage<br>Gain          | $V_S = \pm 15V, V_O = \pm 10V,$<br>$R_L = 2k, T_A = 25^{\circ}C$ |                       | 50  | 200              |     | 25  | 200              |                | V/mV  |
|                      |                                       | Over Temperature                                                 |                       | 25  | 200              |     | 15  | 200              |                | V/mV  |
| VO                   | Output Voltage Swing                  | $V_S = \pm 15V, R_L = 10k$                                       |                       | ±12 | ±13.5            |     | ±12 | ±13.5            |                | V     |
| V <sub>CM</sub>      | Input Common-Mode<br>Voltage Range    |                                                                  |                       | ±16 | +19.5            |     | ±11 | +14.5            |                | V     |
|                      |                                       |                                                                  |                       |     | -16.5            |     |     | -11.5            |                | V     |
| CMRR                 | Common-Mode<br>Rejection Ratio        | R <sub>S</sub> ≤10k                                              |                       | 80  | 100              |     | 70  | 100              |                | dB    |
| PSRR                 | Supply Voltage<br>Rejection Ratio     | (Note 7)                                                         |                       | 80  | 100              |     | 70  | 100              |                | dB    |
| Is                   | Supply Current                        |                                                                  |                       |     | 1.8              | 2.8 |     | 1.8              | 3.4            | mA    |

# **AC Electrical Characteristics** (Note 4)

| Symbol         | Parameter                      | Conditions                                         | LF411A |      |     | LF411 |      |     | Units                 |
|----------------|--------------------------------|----------------------------------------------------|--------|------|-----|-------|------|-----|-----------------------|
|                |                                |                                                    | Min    | Тур  | Max | Min   | Тур  | Max | Onits                 |
| SR             | Slew Rate                      | $V_S = \pm 15V, T_A = 25^{\circ}C$                 | 10     | 15   |     | 8     | 15   |     | V/μs                  |
| GBW            | Gain-Bandwidth Product         | $V_S = \pm 15V, T_A = 25^{\circ}C$                 | 3      | 4    |     | 2.7   | 4    |     | MHz                   |
| e <sub>n</sub> | Equivalent Input Noise Voltage | $T_A = 25^{\circ}C, R_S = 100\Omega,$<br>f = 1 kHz |        | 25   |     | •     | 25   |     | nV∕l√ √ <del>Hz</del> |
| i <sub>n</sub> | Equivalent Input Noise Current | T <sub>A</sub> =25°C, f=1 kHz                      |        | 0.01 |     |       | 0.01 |     | pA∕√√ <del>Hz</del>   |

Note 1: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.

**Note 2:** For operating at elevated temperature, these devices must be derated based on a thermal resistance of  $\theta_i$ A.

Note 3: These devices are available in both the commercial temperature range  $0^{\circ}C \le T_{A} \le 70^{\circ}C$  and the military temperature range  $-55^{\circ}C \le T_{A} \le 125^{\circ}C$ . The temperature range is designated by the position just before the package type in the device number. A "C" indicates the commercial temperature range and an "M" indicates the military temperature range. The military temperature range is available in "H" package only.

Note 4: Unless otherwise specified, the specifications apply over the full temperature range and for  $V_S = \pm 20V$  for the LF411A and for  $V_S = \pm 15V$  for the LF411.  $V_{OS}$ ,  $I_B$ , and  $I_{OS}$  are measured at  $V_{CM} = 0$ .

Note 5: The LF411A is 100% tested to this specification. The LF411 is sample tested to insure at least 90% of the units meet this specification.

Note 6: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature,  $T_j$ . Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation,  $P_D$ .  $T_j = T_A + \theta_{jA}$   $P_D$  where  $\theta_{jA}$  is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.

Note 7: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice, from  $\pm$  15V to  $\pm$ 5V for the LF411 and from  $\pm$  20V to  $\pm$ 5V for the LF411A.

Note 8: RETS 411X for LF411MH and LF411MJ military specifications.

Note 9: Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside guaranteed limits.

# **Typical Performance Characteristics**



TL/H/5655-2



### Pulse Response $R_L = 2 k\Omega$ , $C_L 10 pF$





#### **Small Signal Non-Inverting**



#### **Large Signal Inverting**



#### Large Signal Non-Inverting



#### Current Limit ( $R_L = 100\Omega$ )



TL/H/5655-4

# **Application Hints**

The LF411 series of internally trimmed JFET input op amps (BI-FET IITM) provide very low input offset voltage and guaranteed input offset voltage drift. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier may be forced to a high state.

### **Application Hints** (Continued)

The amplifier will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage

The LF411 is biased by a zener reference which allows normal circuit operation on  $\,\pm\,4.5V$  power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate.

The LF411 will drive a 2 k $\Omega$  load resistance to  $\pm 10 \text{V}$  over the full temperature range. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to around.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency, a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time

## **Typical Applications**

#### **High Speed Current Booster**



PNP = 2N2905

NPN = 2N2219 unless noted

TO-5 heat sinks for Q6-Q7

TL/H/5655-9



$$V_{OUT} = -V_{REF} \left( \frac{A1}{2} + \frac{A2}{4} + \frac{A3}{8} + *** \frac{A10}{1024} \right)$$
$$-10V \le V_{REF} \le 10V$$
$$0 \le V_{REF} \le -\frac{1023}{1024} V_{REF}$$

 $0 \le V_{OUT} \le -\frac{1023}{1024} V_{REF}$ 

where  $A_{N}\!=\!1$  if the  $A_{N}$  digital input is high  $A_N\!=\!0$  if the  $A_N$  digital input is low

#### Single Supply Analog Switch with Buffered Output



# **Detailed Schematic**



TL/H/5655-10





# Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number LF411ACN or LF411CN NS Package Number N08E

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor

Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor

Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408